| 
									
										
										
										
											2025-06-12 14:07:51 +07:00
										 |  |  | MCU_VARIANT = stm32n657xx | 
					
						
							|  |  |  | CFLAGS += -DSTM32N657xx | 
					
						
							| 
									
										
										
										
											2025-06-04 11:21:27 +10:00
										 |  |  | JLINK_DEVICE = stm32n6xx | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2025-06-12 14:07:51 +07:00
										 |  |  | LD_FILE_GCC = $(BOARD_PATH)/STM32N657XX_AXISRAM2_fsbl.ld | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2025-06-04 11:21:27 +10:00
										 |  |  | # flash target using on-board stlink
 | 
					
						
							|  |  |  | flash: flash-stlink | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | PORT = 1 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | SRC_C += \
 | 
					
						
							| 
									
										
										
										
											2025-06-12 15:08:46 +07:00
										 |  |  | 	$(ST_TCPP0203)/tcpp0203.c \
 | 
					
						
							|  |  |  | 	$(ST_TCPP0203)/tcpp0203_reg.c \
 | 
					
						
							| 
									
										
										
										
											2025-06-04 11:21:27 +10:00
										 |  |  | 
 | 
					
						
							|  |  |  | INC += \
 | 
					
						
							| 
									
										
										
										
											2025-06-12 15:08:46 +07:00
										 |  |  | 	$(TOP)/$(ST_TCPP0203) \
 |