| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | /********************************** (C) COPYRIGHT *******************************
 | 
					
						
							|  |  |  | * File Name          : system_ch32v30x.c | 
					
						
							|  |  |  | * Author             : WCH | 
					
						
							|  |  |  | * Version            : V1.0.0 | 
					
						
							|  |  |  | * Date               : 2021/06/06 | 
					
						
							|  |  |  | * Description        : CH32V30x Device Peripheral Access Layer System Source File. | 
					
						
							|  |  |  | *                      For HSE = 8Mhz | 
					
						
							|  |  |  | * Copyright (c) 2021 Nanjing Qinheng Microelectronics Co., Ltd. | 
					
						
							|  |  |  | * SPDX-License-Identifier: Apache-2.0 | 
					
						
							|  |  |  | *********************************************************************************/ | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | #include "ch32v30x.h"
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | /*
 | 
					
						
							|  |  |  | * Uncomment the line corresponding to the desired System clock (SYSCLK) frequency (after | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | * reset the HSI is used as SYSCLK source). | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | * If none of the define below is enabled, the HSI is used as System clock source. | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | */ | 
					
						
							|  |  |  | // #define SYSCLK_FREQ_HSE    HSE_VALUE
 | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | /* #define SYSCLK_FREQ_24MHz  24000000  */ | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | //#define SYSCLK_FREQ_48MHz  48000000
 | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | /* #define SYSCLK_FREQ_56MHz  56000000  */ | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | //#define SYSCLK_FREQ_72MHz  72000000
 | 
					
						
							|  |  |  | //#define SYSCLK_FREQ_96MHz  96000000
 | 
					
						
							|  |  |  | //#define SYSCLK_FREQ_120MHz  120000000
 | 
					
						
							|  |  |  | #define SYSCLK_FREQ_144MHz  144000000
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Clock Definitions */ | 
					
						
							|  |  |  | #ifdef SYSCLK_FREQ_HSE
 | 
					
						
							|  |  |  |   uint32_t SystemCoreClock         = SYSCLK_FREQ_HSE;          /* System Clock Frequency (Core Clock) */ | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_24MHz
 | 
					
						
							|  |  |  |   uint32_t SystemCoreClock         = SYSCLK_FREQ_24MHz;        /* System Clock Frequency (Core Clock) */ | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_48MHz
 | 
					
						
							|  |  |  |   uint32_t SystemCoreClock         = SYSCLK_FREQ_48MHz;        /* System Clock Frequency (Core Clock) */ | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_56MHz
 | 
					
						
							|  |  |  |   uint32_t SystemCoreClock         = SYSCLK_FREQ_56MHz;        /* System Clock Frequency (Core Clock) */ | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_72MHz
 | 
					
						
							|  |  |  |   uint32_t SystemCoreClock         = SYSCLK_FREQ_72MHz;        /* System Clock Frequency (Core Clock) */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_96MHz
 | 
					
						
							|  |  |  |   uint32_t SystemCoreClock         = SYSCLK_FREQ_96MHz;        /* System Clock Frequency (Core Clock) */ | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_120MHz
 | 
					
						
							|  |  |  |   uint32_t SystemCoreClock         = SYSCLK_FREQ_120MHz;        /* System Clock Frequency (Core Clock) */ | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_144MHz
 | 
					
						
							|  |  |  |   uint32_t SystemCoreClock         = SYSCLK_FREQ_144MHz;        /* System Clock Frequency (Core Clock) */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #else /* HSI Selected as System Clock source */
 | 
					
						
							|  |  |  |   uint32_t SystemCoreClock         = HSI_VALUE;                /* System Clock Frequency (Core Clock) */ | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | __I uint8_t AHBPrescTable[16] = {0, 0, 0, 0, 0, 0, 0, 0, 1, 2, 3, 4, 6, 7, 8, 9}; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* system_private_function_proto_types */ | 
					
						
							|  |  |  | static void SetSysClock(void); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef SYSCLK_FREQ_HSE
 | 
					
						
							|  |  |  |   static void SetSysClockToHSE(void); | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_24MHz
 | 
					
						
							|  |  |  |   static void SetSysClockTo24(void); | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_48MHz
 | 
					
						
							|  |  |  |   static void SetSysClockTo48(void); | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_56MHz
 | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   static void SetSysClockTo56(void); | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | #elif defined SYSCLK_FREQ_72MHz
 | 
					
						
							|  |  |  |   static void SetSysClockTo72(void); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_96MHz
 | 
					
						
							|  |  |  |   static void SetSysClockTo96(void); | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_120MHz
 | 
					
						
							|  |  |  |   static void SetSysClockTo120(void); | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_144MHz
 | 
					
						
							|  |  |  |   static void SetSysClockTo144(void); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*********************************************************************
 | 
					
						
							|  |  |  |  * @fn      SystemInit | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @brief   Setup the microcontroller system Initialize the Embedded Flash Interface, | 
					
						
							|  |  |  |  *        the PLL and update the SystemCoreClock variable. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @return  none | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | void SystemInit (void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |   RCC->CTLR |= (uint32_t)0x00000001; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CH32V30x_D8C
 | 
					
						
							|  |  |  |   RCC->CFGR0 &= (uint32_t)0xF8FF0000; | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |   RCC->CFGR0 &= (uint32_t)0xF0FF0000; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | 
 | 
					
						
							|  |  |  |   RCC->CTLR &= (uint32_t)0xFEF6FFFF; | 
					
						
							|  |  |  |   RCC->CTLR &= (uint32_t)0xFFFBFFFF; | 
					
						
							|  |  |  |   RCC->CFGR0 &= (uint32_t)0xFF80FFFF; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CH32V30x_D8C
 | 
					
						
							|  |  |  |   RCC->CTLR &= (uint32_t)0xEBFFFFFF; | 
					
						
							|  |  |  |   RCC->INTR = 0x00FF0000; | 
					
						
							|  |  |  |   RCC->CFGR2 = 0x00000000; | 
					
						
							|  |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   RCC->INTR = 0x009F0000; | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   SetSysClock(); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*********************************************************************
 | 
					
						
							|  |  |  |  * @fn      SystemCoreClockUpdate | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @brief   Update SystemCoreClock variable according to Clock Register Values. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @return  none | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | void SystemCoreClockUpdate (void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |   uint32_t tmp = 0, pllmull = 0, pllsource = 0, Pll_6_5 = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   tmp = RCC->CFGR0 & RCC_SWS; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   switch (tmp) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     case 0x00: | 
					
						
							|  |  |  |       SystemCoreClock = HSI_VALUE; | 
					
						
							|  |  |  |       break; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     case 0x04: | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |       SystemCoreClock = HSE_VALUE; | 
					
						
							|  |  |  |       break; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     case 0x08: | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |       pllmull = RCC->CFGR0 & RCC_PLLMULL; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |       pllsource = RCC->CFGR0 & RCC_PLLSRC; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |       pllmull = ( pllmull >> 18) + 2; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CH32V30x_D8
 | 
					
						
							|  |  |  |           if(pllmull == 17) pllmull = 18; | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |           if(pllmull == 2) pllmull = 18; | 
					
						
							|  |  |  |           if(pllmull == 15){ | 
					
						
							|  |  |  |               pllmull = 13;  /* *6.5 */ | 
					
						
							|  |  |  |               Pll_6_5 = 1; | 
					
						
							|  |  |  |           } | 
					
						
							|  |  |  |           if(pllmull == 16) pllmull = 15; | 
					
						
							|  |  |  |           if(pllmull == 17) pllmull = 16; | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |       if (pllsource == 0x00) | 
					
						
							|  |  |  |       { | 
					
						
							|  |  |  |         SystemCoreClock = (HSI_VALUE >> 1) * pllmull; | 
					
						
							|  |  |  |       } | 
					
						
							|  |  |  |       else | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |       { | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |         if ((RCC->CFGR0 & RCC_PLLXTPRE) != (uint32_t)RESET) | 
					
						
							|  |  |  |         { | 
					
						
							|  |  |  |           SystemCoreClock = (HSE_VALUE >> 1) * pllmull; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         else | 
					
						
							|  |  |  |         { | 
					
						
							|  |  |  |           SystemCoreClock = HSE_VALUE * pllmull; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |       } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |       if(Pll_6_5 == 1) SystemCoreClock = (SystemCoreClock / 2); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |       break; | 
					
						
							|  |  |  |     default: | 
					
						
							|  |  |  |       SystemCoreClock = HSI_VALUE; | 
					
						
							|  |  |  |       break; | 
					
						
							|  |  |  |   } | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   tmp = AHBPrescTable[((RCC->CFGR0 & RCC_HPRE) >> 4)]; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   SystemCoreClock >>= tmp; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*********************************************************************
 | 
					
						
							|  |  |  |  * @fn      SetSysClock | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @brief   Configures the System clock frequency, HCLK, PCLK2 and PCLK1 prescalers. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @return  none | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static void SetSysClock(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | #ifdef SYSCLK_FREQ_HSE
 | 
					
						
							|  |  |  |   SetSysClockToHSE(); | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_24MHz
 | 
					
						
							|  |  |  |   SetSysClockTo24(); | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_48MHz
 | 
					
						
							|  |  |  |   SetSysClockTo48(); | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_56MHz
 | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   SetSysClockTo56(); | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | #elif defined SYSCLK_FREQ_72MHz
 | 
					
						
							|  |  |  |   SetSysClockTo72(); | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_96MHz
 | 
					
						
							|  |  |  |   SetSysClockTo96(); | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_120MHz
 | 
					
						
							|  |  |  |   SetSysClockTo120(); | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_144MHz
 | 
					
						
							|  |  |  |   SetSysClockTo144(); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |  /* If none of the define above is enabled, the HSI is used as System clock
 | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   * source (default after reset) | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     */ | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef SYSCLK_FREQ_HSE
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*********************************************************************
 | 
					
						
							|  |  |  |  * @fn      SetSysClockToHSE | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @brief   Sets HSE as System clock source and configure HCLK, PCLK2 and PCLK1 prescalers. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @return  none | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static void SetSysClockToHSE(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |   __IO uint32_t StartUpCounter = 0, HSEStatus = 0; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   RCC->CTLR |= ((uint32_t)RCC_HSEON); | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   /* Wait till HSE is ready and if Time out is reached exit */ | 
					
						
							|  |  |  |   do | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = RCC->CTLR & RCC_HSERDY; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     StartUpCounter++; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   } while((HSEStatus == 0) && (StartUpCounter != HSE_STARTUP_TIMEOUT)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   if ((RCC->CTLR & RCC_HSERDY) != RESET) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x01; | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x00; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   } | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | 
 | 
					
						
							|  |  |  |   if (HSEStatus == (uint32_t)0x01) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     /* HCLK = SYSCLK */ | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     RCC->CFGR0 |= (uint32_t)RCC_HPRE_DIV1; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* PCLK2 = HCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE2_DIV1; | 
					
						
							|  |  |  |     /* PCLK1 = HCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE1_DIV1; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* Select HSE as system clock source */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_SW)); | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     RCC->CFGR0 |= (uint32_t)RCC_SW_HSE; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Wait till HSE is used as system clock source */ | 
					
						
							|  |  |  |     while ((RCC->CFGR0 & (uint32_t)RCC_SWS) != (uint32_t)0x04) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   { | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |         /* If HSE fails to start-up, the application will have wrong clock
 | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |      * configuration. User can add here some code to deal with this error | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |          */ | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   } | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_24MHz
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*********************************************************************
 | 
					
						
							|  |  |  |  * @fn      SetSysClockTo24 | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @brief   Sets System clock frequency to 24MHz and configure HCLK, PCLK2 and PCLK1 prescalers. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @return  none | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static void SetSysClockTo24(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |   __IO uint32_t StartUpCounter = 0, HSEStatus = 0; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   RCC->CTLR |= ((uint32_t)RCC_HSEON); | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   /* Wait till HSE is ready and if Time out is reached exit */ | 
					
						
							|  |  |  |   do | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = RCC->CTLR & RCC_HSERDY; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     StartUpCounter++; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   } while((HSEStatus == 0) && (StartUpCounter != HSE_STARTUP_TIMEOUT)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   if ((RCC->CTLR & RCC_HSERDY) != RESET) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x01; | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x00; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   } | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   if (HSEStatus == (uint32_t)0x01) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     /* HCLK = SYSCLK */ | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     RCC->CFGR0 |= (uint32_t)RCC_HPRE_DIV1; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* PCLK2 = HCLK */ | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE2_DIV1; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* PCLK1 = HCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE1_DIV1; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_PLLSRC | RCC_PLLXTPRE | RCC_PLLMULL)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CH32V30x_D8
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL3); | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL3_EXTEN); | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  |     /* Enable PLL */ | 
					
						
							|  |  |  |     RCC->CTLR |= RCC_PLLON; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Wait till PLL is ready */ | 
					
						
							|  |  |  |     while((RCC->CTLR & RCC_PLLRDY) == 0) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     /* Select PLL as system clock source */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_SW)); | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     RCC->CFGR0 |= (uint32_t)RCC_SW_PLL; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* Wait till PLL is used as system clock source */ | 
					
						
							|  |  |  |     while ((RCC->CFGR0 & (uint32_t)RCC_SWS) != (uint32_t)0x08) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   { | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |         /* If HSE fails to start-up, the application will have wrong clock
 | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |      * configuration. User can add here some code to deal with this error | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |          */ | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   } | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_48MHz
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*********************************************************************
 | 
					
						
							|  |  |  |  * @fn      SetSysClockTo48 | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @brief   Sets System clock frequency to 48MHz and configure HCLK, PCLK2 and PCLK1 prescalers. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @return  none | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static void SetSysClockTo48(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |   __IO uint32_t StartUpCounter = 0, HSEStatus = 0; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   RCC->CTLR |= ((uint32_t)RCC_HSEON); | 
					
						
							|  |  |  |   /* Wait till HSE is ready and if Time out is reached exit */ | 
					
						
							|  |  |  |   do | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = RCC->CTLR & RCC_HSERDY; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     StartUpCounter++; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   } while((HSEStatus == 0) && (StartUpCounter != HSE_STARTUP_TIMEOUT)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   if ((RCC->CTLR & RCC_HSERDY) != RESET) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x01; | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x00; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   } | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | 
 | 
					
						
							|  |  |  |   if (HSEStatus == (uint32_t)0x01) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     /* HCLK = SYSCLK */ | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     RCC->CFGR0 |= (uint32_t)RCC_HPRE_DIV1; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* PCLK2 = HCLK */ | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE2_DIV1; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* PCLK1 = HCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE1_DIV2; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /*  PLL configuration: PLLCLK = HSE * 6 = 48 MHz */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_PLLSRC | RCC_PLLXTPRE | RCC_PLLMULL)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CH32V30x_D8
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL6); | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL6_EXTEN); | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Enable PLL */ | 
					
						
							|  |  |  |     RCC->CTLR |= RCC_PLLON; | 
					
						
							|  |  |  |     /* Wait till PLL is ready */ | 
					
						
							|  |  |  |     while((RCC->CTLR & RCC_PLLRDY) == 0) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     /* Select PLL as system clock source */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_SW)); | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     RCC->CFGR0 |= (uint32_t)RCC_SW_PLL; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* Wait till PLL is used as system clock source */ | 
					
						
							|  |  |  |     while ((RCC->CFGR0 & (uint32_t)RCC_SWS) != (uint32_t)0x08) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   { | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |         /*
 | 
					
						
							|  |  |  |          * If HSE fails to start-up, the application will have wrong clock | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |      * configuration. User can add here some code to deal with this error | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |          */ | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   } | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_56MHz
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*********************************************************************
 | 
					
						
							|  |  |  |  * @fn      SetSysClockTo56 | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @brief   Sets System clock frequency to 56MHz and configure HCLK, PCLK2 and PCLK1 prescalers. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @return  none | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static void SetSysClockTo56(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |   __IO uint32_t StartUpCounter = 0, HSEStatus = 0; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   RCC->CTLR |= ((uint32_t)RCC_HSEON); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   /* Wait till HSE is ready and if Time out is reached exit */ | 
					
						
							|  |  |  |   do | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = RCC->CTLR & RCC_HSERDY; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     StartUpCounter++; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   } while((HSEStatus == 0) && (StartUpCounter != HSE_STARTUP_TIMEOUT)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   if ((RCC->CTLR & RCC_HSERDY) != RESET) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x01; | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x00; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   } | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | 
 | 
					
						
							|  |  |  |   if (HSEStatus == (uint32_t)0x01) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     /* HCLK = SYSCLK */ | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     RCC->CFGR0 |= (uint32_t)RCC_HPRE_DIV1; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* PCLK2 = HCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE2_DIV1; | 
					
						
							|  |  |  |     /* PCLK1 = HCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE1_DIV2; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* PLL configuration: PLLCLK = HSE * 7 = 56 MHz */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_PLLSRC | RCC_PLLXTPRE | RCC_PLLMULL)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CH32V30x_D8
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL7); | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL7_EXTEN); | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Enable PLL */ | 
					
						
							|  |  |  |     RCC->CTLR |= RCC_PLLON; | 
					
						
							|  |  |  |     /* Wait till PLL is ready */ | 
					
						
							|  |  |  |     while((RCC->CTLR & RCC_PLLRDY) == 0) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Select PLL as system clock source */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_SW)); | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     RCC->CFGR0 |= (uint32_t)RCC_SW_PLL; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* Wait till PLL is used as system clock source */ | 
					
						
							|  |  |  |     while ((RCC->CFGR0 & (uint32_t)RCC_SWS) != (uint32_t)0x08) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   { | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |         /*
 | 
					
						
							|  |  |  |          * If HSE fails to start-up, the application will have wrong clock | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |      * configuration. User can add here some code to deal with this error | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |          */ | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   } | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_72MHz
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*********************************************************************
 | 
					
						
							|  |  |  |  * @fn      SetSysClockTo72 | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @brief   Sets System clock frequency to 72MHz and configure HCLK, PCLK2 and PCLK1 prescalers. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @return  none | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static void SetSysClockTo72(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |   __IO uint32_t StartUpCounter = 0, HSEStatus = 0; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   RCC->CTLR |= ((uint32_t)RCC_HSEON); | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   /* Wait till HSE is ready and if Time out is reached exit */ | 
					
						
							|  |  |  |   do | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = RCC->CTLR & RCC_HSERDY; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     StartUpCounter++; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |   } while((HSEStatus == 0) && (StartUpCounter != HSE_STARTUP_TIMEOUT)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   if ((RCC->CTLR & RCC_HSERDY) != RESET) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x01; | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x00; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   } | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  | 
 | 
					
						
							|  |  |  |   if (HSEStatus == (uint32_t)0x01) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     /* HCLK = SYSCLK */ | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     RCC->CFGR0 |= (uint32_t)RCC_HPRE_DIV1; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* PCLK2 = HCLK */ | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE2_DIV1; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* PCLK1 = HCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE1_DIV2; | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* PLL configuration: PLLCLK = HSE * 9 = 72 MHz */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_PLLSRC | RCC_PLLXTPRE | | 
					
						
							|  |  |  |                                         RCC_PLLMULL)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CH32V30x_D8
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL9); | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL9_EXTEN); | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Enable PLL */ | 
					
						
							|  |  |  |     RCC->CTLR |= RCC_PLLON; | 
					
						
							|  |  |  |     /* Wait till PLL is ready */ | 
					
						
							|  |  |  |     while((RCC->CTLR & RCC_PLLRDY) == 0) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* Select PLL as system clock source */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_SW)); | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |     RCC->CFGR0 |= (uint32_t)RCC_SW_PLL; | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |     /* Wait till PLL is used as system clock source */ | 
					
						
							|  |  |  |     while ((RCC->CFGR0 & (uint32_t)RCC_SWS) != (uint32_t)0x08) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |   { | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |         /*
 | 
					
						
							|  |  |  |          * If HSE fails to start-up, the application will have wrong clock | 
					
						
							| 
									
										
										
										
											2023-03-17 16:12:49 +07:00
										 |  |  |      * configuration. User can add here some code to deal with this error | 
					
						
							| 
									
										
										
										
											2022-03-21 10:01:11 +10:30
										 |  |  |          */ | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_96MHz
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*********************************************************************
 | 
					
						
							|  |  |  |  * @fn      SetSysClockTo96 | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @brief   Sets System clock frequency to 96MHz and configure HCLK, PCLK2 and PCLK1 prescalers. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @return  none | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static void SetSysClockTo96(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |   __IO uint32_t StartUpCounter = 0, HSEStatus = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   RCC->CTLR |= ((uint32_t)RCC_HSEON); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   /* Wait till HSE is ready and if Time out is reached exit */ | 
					
						
							|  |  |  |   do | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = RCC->CTLR & RCC_HSERDY; | 
					
						
							|  |  |  |     StartUpCounter++; | 
					
						
							|  |  |  |   } while((HSEStatus == 0) && (StartUpCounter != HSE_STARTUP_TIMEOUT)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   if ((RCC->CTLR & RCC_HSERDY) != RESET) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x01; | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x00; | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   if (HSEStatus == (uint32_t)0x01) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     /* HCLK = SYSCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_HPRE_DIV1; | 
					
						
							|  |  |  |     /* PCLK2 = HCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE2_DIV1; | 
					
						
							|  |  |  |     /* PCLK1 = HCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE1_DIV2; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /*  PLL configuration: PLLCLK = HSE * 12 = 96 MHz */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_PLLSRC | RCC_PLLXTPRE | | 
					
						
							|  |  |  |                                         RCC_PLLMULL)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CH32V30x_D8
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL12); | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL12_EXTEN); | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Enable PLL */ | 
					
						
							|  |  |  |     RCC->CTLR |= RCC_PLLON; | 
					
						
							|  |  |  |     /* Wait till PLL is ready */ | 
					
						
							|  |  |  |     while((RCC->CTLR & RCC_PLLRDY) == 0) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     /* Select PLL as system clock source */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_SW)); | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_SW_PLL; | 
					
						
							|  |  |  |     /* Wait till PLL is used as system clock source */ | 
					
						
							|  |  |  |     while ((RCC->CFGR0 & (uint32_t)RCC_SWS) != (uint32_t)0x08) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |         /*
 | 
					
						
							|  |  |  |          * If HSE fails to start-up, the application will have wrong clock | 
					
						
							|  |  |  |      * configuration. User can add here some code to deal with this error | 
					
						
							|  |  |  |          */ | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_120MHz
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*********************************************************************
 | 
					
						
							|  |  |  |  * @fn      SetSysClockTo120 | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @brief   Sets System clock frequency to 120MHz and configure HCLK, PCLK2 and PCLK1 prescalers. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @return  none | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static void SetSysClockTo120(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |   __IO uint32_t StartUpCounter = 0, HSEStatus = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   RCC->CTLR |= ((uint32_t)RCC_HSEON); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   /* Wait till HSE is ready and if Time out is reached exit */ | 
					
						
							|  |  |  |   do | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = RCC->CTLR & RCC_HSERDY; | 
					
						
							|  |  |  |     StartUpCounter++; | 
					
						
							|  |  |  |   } while((HSEStatus == 0) && (StartUpCounter != HSE_STARTUP_TIMEOUT)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   if ((RCC->CTLR & RCC_HSERDY) != RESET) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x01; | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x00; | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   if (HSEStatus == (uint32_t)0x01) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     /* HCLK = SYSCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_HPRE_DIV1; | 
					
						
							|  |  |  |     /* PCLK2 = HCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE2_DIV1; | 
					
						
							|  |  |  |     /* PCLK1 = HCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE1_DIV2; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /*  PLL configuration: PLLCLK = HSE * 15 = 120 MHz */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_PLLSRC | RCC_PLLXTPRE | | 
					
						
							|  |  |  |                                         RCC_PLLMULL)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CH32V30x_D8
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL15); | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL15_EXTEN); | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Enable PLL */ | 
					
						
							|  |  |  |     RCC->CTLR |= RCC_PLLON; | 
					
						
							|  |  |  |     /* Wait till PLL is ready */ | 
					
						
							|  |  |  |     while((RCC->CTLR & RCC_PLLRDY) == 0) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     /* Select PLL as system clock source */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_SW)); | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_SW_PLL; | 
					
						
							|  |  |  |     /* Wait till PLL is used as system clock source */ | 
					
						
							|  |  |  |     while ((RCC->CFGR0 & (uint32_t)RCC_SWS) != (uint32_t)0x08) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |         /*
 | 
					
						
							|  |  |  |          * If HSE fails to start-up, the application will have wrong clock | 
					
						
							|  |  |  |      * configuration. User can add here some code to deal with this error | 
					
						
							|  |  |  |          */ | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #elif defined SYSCLK_FREQ_144MHz
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*********************************************************************
 | 
					
						
							|  |  |  |  * @fn      SetSysClockTo144 | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @brief   Sets System clock frequency to 144MHz and configure HCLK, PCLK2 and PCLK1 prescalers. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * @return  none | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | static void SetSysClockTo144(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |   __IO uint32_t StartUpCounter = 0, HSEStatus = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   RCC->CTLR |= ((uint32_t)RCC_HSEON); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   /* Wait till HSE is ready and if Time out is reached exit */ | 
					
						
							|  |  |  |   do | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = RCC->CTLR & RCC_HSERDY; | 
					
						
							|  |  |  |     StartUpCounter++; | 
					
						
							|  |  |  |   } while((HSEStatus == 0) && (StartUpCounter != HSE_STARTUP_TIMEOUT)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   if ((RCC->CTLR & RCC_HSERDY) != RESET) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x01; | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     HSEStatus = (uint32_t)0x00; | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |   if (HSEStatus == (uint32_t)0x01) | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |     /* HCLK = SYSCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_HPRE_DIV1; | 
					
						
							|  |  |  |     /* PCLK2 = HCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE2_DIV1; | 
					
						
							|  |  |  |     /* PCLK1 = HCLK */ | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_PPRE1_DIV2; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /*  PLL configuration: PLLCLK = HSE * 18 = 144 MHz */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_PLLSRC | RCC_PLLXTPRE | | 
					
						
							|  |  |  |                                         RCC_PLLMULL)); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef CH32V30x_D8
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL18); | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |         RCC->CFGR0 |= (uint32_t)(RCC_PLLSRC_HSE | RCC_PLLXTPRE_HSE | RCC_PLLMULL18_EXTEN); | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Enable PLL */ | 
					
						
							|  |  |  |     RCC->CTLR |= RCC_PLLON; | 
					
						
							|  |  |  |     /* Wait till PLL is ready */ | 
					
						
							|  |  |  |     while((RCC->CTLR & RCC_PLLRDY) == 0) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     /* Select PLL as system clock source */ | 
					
						
							|  |  |  |     RCC->CFGR0 &= (uint32_t)((uint32_t)~(RCC_SW)); | 
					
						
							|  |  |  |     RCC->CFGR0 |= (uint32_t)RCC_SW_PLL; | 
					
						
							|  |  |  |     /* Wait till PLL is used as system clock source */ | 
					
						
							|  |  |  |     while ((RCC->CFGR0 & (uint32_t)RCC_SWS) != (uint32_t)0x08) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  |   else | 
					
						
							|  |  |  |   { | 
					
						
							|  |  |  |         /*
 | 
					
						
							|  |  |  |          * If HSE fails to start-up, the application will have wrong clock | 
					
						
							|  |  |  |      * configuration. User can add here some code to deal with this error | 
					
						
							|  |  |  |          */ | 
					
						
							|  |  |  |   } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #endif
 |